## **5.2 SERIAL PORT PROGRAMMING**

Data transfer between the PC and an 8051 system without any error is possible, if the baud rate of the 8051 system matches the baud rate of the PC's COM port.

## **BAUD RATE IN THE 8051**

The 8051 transfers and receives data serially at many different baud rates. Serial communications of the 8051 is established with PC through the COM port. It must make sure that the baud rate of the 8051 system matches the baud rate of the PC's COM port/ any system to be interfaced. The baud rate in the 8051 is programmable. This is done with the help of Timer. When used for serial port, the frequency of timer is determined by (XTAL/12)/32 and 1 bit is transmitted for each timer period.

The Relationship between the crystal frequency and the baud rate in the 8051 is that the 8051 divides the crystal frequency by 12 to get the machine cycle frequency which is shown in Figure 5.2.1. Here the oscillator is XTAL = 11.0592 MHz, the machine cycle frequency is 921.6 kHz. 8051's UART divides the machine cycle frequency of 921.6 kHz by 32 once more before it is used by Timer 1 to set the baud rate. 921.6 kHz divided by 32 gives 28,800 Hz. Timer 1 in mode 2 is used to set the baud rate.





Figure 5.2.1 Frequency required to set the Baud rate

[Source: "The 8051Microcontroller and Embedded Systems: Using Assembly and C" by Mohamed Ali Mazidi, Janice Gillispie Mazidi, Rolin McKinlay, pg.no.288]

# **CALCULATION OF BAUD RATE:**

In serial communication if data transferred with a baud rate of 9600 and XTAL used is 11.0592 MHz, then following steps to be followed to find the TH1 value to be loaded.

Clock frequency of timer clock: f = (11.0592 MHz / 12)/32 = 28,800 Hz

Time period of each clock tick: T0 = 1/f = 1/28800Duration of timer : n\*T0 (n is the number of clock ticks) 9600 baud ->duration of 1 symbol: 1/9600 1/9600 = n\*T0 = n\*1/28800n = f/9600 = 28800/9600 = 3 ->TH1 = -3Similarly, for baud 2400 n = f/2400 = 12 ->TH1 = -12

## **BAUD RATE SELECTION**

Baud rate is selected by timer1 and when Timer 1 is used to set the baud rate it must be programmed in mode 2 that is 8-bit, auto-reload. To get baud rates compatible with the PC, we must load TH1 with the values shown in Table 5.2.1.

| Baud Rate | TH1 (Decimal) | TH1 (Hex) |
|-----------|---------------|-----------|
| 9600      | -3            | FD        |
| 4800      | -6            | FA        |
| 2400      | -12           | F4        |
| 1200      | -24           | E8        |
|           |               |           |

*Note:* XTAL = 11.0592 MHz.

## Table 5.2.1 Timer 1 THI register values for different baud rates

[Source: "The 8051Microcontroller and Embedded Systems: Using Assembly and C" by Mohamed Ali Mazidi, Janice Gillispie Mazidi, Rolin McKinlay, pg.no.287]

# **REGISTERS FOR SERIAL COMMUNICATION SBUF (SERIAL BUFFER) REGISTER:**

It is an 8 bit register used solely for serial communication in the 8051. A byte of data to be transferred via the TxD line must be placed in the SBUF register. SBUF holds the byte of data when it is received by the RxD line. It can be accessed like any other register.

When a byte is written, it is framed with the start and stop bits and transferred serially via the TxD pin and when the bits are received serially via RxD, it is deframed

by eliminating the stop and start bits, making a byte out of the data received, and then placing it in the SBUF.

# SCON (SERIAL CONTROL) REGISTER:

It is an 8 bit register used to program start bit, stop bit, and data bits of data framing, among other things.

| L     | SM0  | SM1     | SM2                                                                                                               | REN                       | TB8                      | RB8                      | TI                     | RI              |  |
|-------|------|---------|-------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------|--------------------------|------------------------|-----------------|--|
| SM0   | SCON | 1.7     | Serial por                                                                                                        | t mode sp                 | ecifier                  |                          |                        |                 |  |
| SM1   | SCON | 1.6     | Serial port mode specifier                                                                                        |                           |                          |                          |                        |                 |  |
| SM2   | SCON | 1.5     | Used for multiprocessor communication (Make it 0.)                                                                |                           |                          |                          |                        | t 0.)           |  |
| REN   | SCON | 1.4     | Set/cleared by software to enable/disable reception.                                                              |                           |                          |                          |                        |                 |  |
| TB8   | SCON | 1.3     | Not widely used.                                                                                                  |                           |                          |                          |                        |                 |  |
| RB8   | SCON | 1.2     | Not widely used.                                                                                                  |                           |                          |                          |                        |                 |  |
| TI    | SCON | 1.1     | Transmit interrupt flag. Set by hardware at the beginning of the stop bit in mode 1. Must be cleared by software. |                           |                          |                          |                        |                 |  |
| RI    | SCON | 1.0     | Receive in<br>stop bit ti                                                                                         | nterrupt fla<br>me in mod | ag. Set by<br>le 1. Must | hardware l<br>be cleared | halfway th<br>by softw | nrough the are. |  |
| Note: | Make | SM2, TH | 38, and RB                                                                                                        | 8 = 0.                    |                          |                          |                        |                 |  |

## Figure 5.2.2 SCON Register

[Source: "The 8051Microcontroller and Embedded Systems: Using Assembly and C" by Mohamed Ali Mazidi, Janice Gillispie Mazidi, Rolin McKinlay, pg.no.289]

## **STEPS TO SEND DATA SERIALLY:**

1.Set baud rate by loading TMOD register with the value 20H, this indicating timer 1 in

mode 2 (8-bit auto-reload) to set baud rate

- 2. The TH1 is loaded with proper values to set baud rate for serial data transfer
- 3. The SCON register is loaded with the value 50H, indicating serial mode 1, where an
- 8- bit data is framed with start and stop bits
- 4. TR1 is set to 1 to start timer 1
- 5. TI is cleared by CLR TI instruction
- 6. The character byte to be transferred serially is written into SBUF register

7. The TI flag bit is monitored with the use of instruction JNB TI,xx to see if the character has been transferred completely

## 8. To transfer the next byte, go to step 5

## **Program to transfer letter "A" serially at 9800baud, continuously:**

| MOV TMOD,#20H         | ; timer 1,mode 2(auto reload) |
|-----------------------|-------------------------------|
| MOV TH1, #-3          | ; 9600 baud rate              |
| MOV SCON, #50H        | ; 8-bit, 1 stop, REN enabled  |
| SETB TR1              | ; start timer 1               |
| AGAIN: MOV SBUF, #"A" | ; letter "A" to transfer      |
| HERE: JNB TI, HERE    | ; wait for the last bit       |
| CLR TI                | ;clear TI for next char       |
| SJMP AGAIN            | ; keep sending A              |

## **IMPORTANCE OF THE TI FLAG:**

Check the TI flag bit, we know whether or not 8051 is ready to transfer another byte. TI flag bit is raised by the 8051 after transfer of data. TI flag is cleared by the programmer by instruction like "CLR TI". When writing a byte into SBUF, before the TI flag bit is raised, it may lead to loss of a portion of the byte being transferred

## **STEPS TO RECEIVE DATA SERIALLY:**

1. Set baud rate by loading TMOD register with the value 20H, this indicating timer 1 in mode 2 (8-bit auto-reload) to set baud rate .

- 2. The TH1 is loaded with proper values to set baud rate
- 3. The SCON register is loaded with the value 50H, indicating serial mode 1, where an
- 8- bit data is framed with start and stop bits
- 4. TR1 is set to 1 to start timer 1
- 5. RI is cleared by CLR RI instruction

6. The RI flag bit is monitored with the use of instruction JNB RI,xx to see if an entire character has been received yet

- 7. When RI is raised, SBUF has the byte; its contents are moved into a safe place
- 8. To receive next character, go to step 5

Program to receive bytes of data serially, and put them in P2, set the baud rate at 9600, 8-bit data, and 1 stop bit:

| MOV TMOD, #20H     | ; timer 1, mode 2(auto reload)   |
|--------------------|----------------------------------|
| MOV TH1, #-3       | ; 9600 baud rate                 |
| MOV SCON, #50H     | ; 8-bit, 1 stop, REN enabled     |
| SETB TR1           | ; start timer 1                  |
| HERE: JNB RI, HERE | ; wait for char to come in       |
| MOV A, SBUF        | ; saving incoming byte in A      |
| MOV P2, A          | ; send to port 1                 |
| CLR RI             | ; get ready to receive next byte |
| SJMP HERE          | ; keep getting data              |

## IMPORTANCE OF THE RI FLAG BIT:

It receives the start bit, next bit is the first bit of the character about to be received. When the last bit is received, a byte is formed and placed in SBUF. when stop bit is received, it makes RI = 1 indicating entire character byte has been received and can be read before overwritten by next data. When RI=1, received byte is in the SBUF register, copy SBUF contents to a safe place. After the SBUF contents are copied the RI flag bit must be cleared to 0.



#### **5.3 INTERRUPT PROGRAMMING IN 8051**

The Microcontroller can serve several devices. The Interrupt is the method to indicate the microcontroller by sending an interrupt signal. After receiving an interrupt, the microcontroller interrupts whatever it is doing and serves the device. The program associated with the interrupt is called the interrupt service routine (ISR). When an interrupt is invoked, the microcontroller runs the interrupt service routine. For every interrupt, there is a fixed location set aside to hold the addresses of ISRs.

The following events will cause an interrupt:

- 1. Timer 0 Overflow.
- 2. Timer 1 Overflow.
- 3. Reception/Transmission of Serial Character.
- 4. External Event 0.
- 5. External Event 1.

To distinguish between various interrupts and executing different code depending on what interrupt was triggered, 8051may be jumping to a fixed address when a given interrupt occurs as shown in Table 5.3.1.

| Interrupt                            | ROM Location (Hex) | Pin       | Flag Clearing         |
|--------------------------------------|--------------------|-----------|-----------------------|
| Reset                                | 0000               | 9         | Auto                  |
| External hardware interrupt 0 (INT0) | ) 0003             | P3.2 (12) | Auto                  |
| Timer 0 interrupt (TF0)              | 000B               |           | Auto                  |
| External hardware interrupt 1 (INT1) | 0013               | P3.3 (13) | Auto                  |
| Timer 1 interrupt (TF1)              | 001B               |           | Auto                  |
| Serial COM interrupt (RI and TI)     | 0023               | ma konesi | Programmer clears it. |

#### Table 5.3.1 Interrupt Vector Table for 8051

[Source: "The 8051Microcontroller and Embedded Systems: Using Assembly and C" by Mohamed Ali Mazidi, Janice Gillispie Mazidi, Rolin McKinlay, pg.no.320]

## **ENABLING AND DISABLING AN INTERRUPT**

Upon reset all interrupts are disable, meaning that known will be responded to by the microcontroller if they are activated. The Interrupt must be enabled by software in order for microcontroller to respond to them there is a register called IE that is responsible for enabling and disabling the interrupts as shown in Figure 5.3.1

|      | D7             | in the sta                                      |                                                                       |                                        |                                          |                             |                        | D0                   |
|------|----------------|-------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------|------------------------------------------|-----------------------------|------------------------|----------------------|
| C    | EA             |                                                 | ET2                                                                   | ES                                     | ET1                                      | EX1                         | ET0                    | EX0                  |
| EA   | IE.7           | Disable<br>If EA =<br>by settin                 | s all interro<br>1, each in<br>ng or clear                            | upts. If E<br>terrupt sc<br>ing its en | A = 0, no i<br>ource is ind<br>able bit. | nterrupt is<br>lividually e | acknowle<br>enabled or | edged.<br>r disabled |
| - 16 | IE.6           | Not imp                                         | plemented,                                                            | reserved                               | for future                               | use.*                       |                        |                      |
| ET2  | IE.5           | Enables                                         | Enables or disables Timer 2 overflow or capture interrupt (8052 only) |                                        |                                          |                             |                        |                      |
| ES   | IE.4           | Enables                                         | or disable                                                            | s the seri                             | al port inte                             | errupt.                     |                        |                      |
| ET1  | IE.3           | Enables or disables Timer 1 overflow interrupt. |                                                                       |                                        |                                          |                             |                        |                      |
| EX1  | IE.2           | Enables                                         | or disable                                                            | s externa                              | l interrupt                              | 1.                          |                        |                      |
| ET0  | IE.1           | Enables                                         | or disable                                                            | s Timer (                              | overflow                                 | interrupt.                  |                        |                      |
| EX0  | IE.0           | Enables                                         | or disable                                                            | s externa                              | l interrupt                              | 0.                          |                        |                      |
|      | *User<br>in fu | software<br>ture flash                          | should not<br>microconti                                              | write 1s<br>rollers to                 | to reserved<br>invoke nev                | l bits. Thes<br>v features. | e bits may             | y be used            |

## Figure 5.3.1 Interrupt Enable(IE) Register

[Source: "The 8051Microcontroller and Embedded Systems: Using Assembly and C" by Mohamed Ali Mazidi, Janice Gillispie Mazidi, Rolin McKinlay, pg.no.321]

## **PROGRAMMING EXTERNAL HARDWARE INTERRUPTS**

The 8051 has two external hardware interrupts PIN 12 (P3.2) and Pin 13 (P3.3), designated as INT0 and INT1. Upon activation of these pins, the 8051 finishes the

execution of current instruction whatever it is executing and jumps to the vector table to perform the interrupt service routine.

## **TYPES OF INTERRUPT**

1)Level-TriggeredInterrupt

2)Edge -Triggered Interrupt

#### LEVEL-TRIGGERED INTERRUPT

In this mode, INTO and INT1 are normally high and if the low level signal is applied to them, it triggers the Interrupt. Then the microcontroller stops and jumps to the interrupt vector table to service that interrupt. The low-level signal at the INT pin must be removed before the execution of the last instruction of the ISR, RETI. Otherwise, another interrupt will be generated. This is called a level-triggered or level-activated interruptandis the default mode upon reset



Figure 5.3.2 Activation of INT0 and INT1

[Source: "The 8051Microcontroller and Embedded Systems: Using Assembly and C" by Mohamed Ali Mazidi, Janice Gillispie Mazidi, Rolin McKinlay, pg.no.326]

## **EDGE - TRIGGERED INTERRUPT**

Upon reset 8051 makes INT0 and INT1 low l Level-Triggered Interrupt. To make them Edge -Triggered Interrupt, we must program the bits of the TCON Register. The TCON register holds among other bits and IT0 and IT1 flags bit the determine level- or edge triggered mode. IT0 and IT1 are bits D0 (TCON.0) and D2(TCON.2) of the TCON Register respectively. Assume that the INT1 pin is connected to a switch that is normally high. Whenever it goes low, it should turn on an LED. The LED is connected to P1.3 and is normally off. When it is turned on it should stay on for a fraction of a second. As long as the switch is pressed low, the LED should stay on.

| Solution:      |                               |                                        |                    |                              |                                         |                                                                  |
|----------------|-------------------------------|----------------------------------------|--------------------|------------------------------|-----------------------------------------|------------------------------------------------------------------|
|                | ORG                           | 0000H<br>MAIN                          | 1. 4日43<br>1. 4日43 | burna                        | do monevine n<br>Dora adi profes        | nen stationel "se<br>station benk an elektro                     |
| ;ISR fo        | or hard<br>ORG<br>SETB<br>MOV | ware inter<br>0013H<br>P1.3<br>R3,#255 | rupt INT           | 1 to<br>INT1<br>turn<br>load | turn on the<br>ISR<br>on LED<br>counter | E LED                                                            |
| BACK:          | DJNZ<br>CLR<br>RETI           | R3,BACK<br>P1.3                        |                    | keep<br>turn<br>retur        | LED on for<br>off the LE                | a while<br>D                                                     |
| ;MAIN I        | orogram<br>ORG                | for initian 30H                        | alizatio           | n                            |                                         |                                                                  |
| MAIN:<br>HERE: | MOV<br>SJMP<br>END            | IE,#10000<br>HERE                      | 100B ;<br>;        | enab]<br>stay                | le external<br>here until               | INT1<br>interrupted                                              |
| Pressing the   | e switch w                    | vill turn the Ll                       | ED on. If i        | it is kep                    | pt activated, the                       | LED stays on.                                                    |
|                |                               |                                        |                    |                              |                                         |                                                                  |
|                | - 10 - 200                    | $\frac{V_{cc}}{\leq}$                  | 8051               |                              |                                         | when state no<br>of Charge no CPU<br>benapging no pas            |
|                |                               |                                        | P1.3               |                              | to<br>LED                               | Pelantata an-<br>pelantata an-<br>pelantata an-<br>pelantata an- |

Figure 5.3.3 Example for Level triggered Interrupt

[Source: "The 8051Microcontroller and Embedded Systems: Using Assembly and C" by Mohamed Ali Mazidi, Janice Gillispie Mazidi, Rolin McKinlay, pg.no.327]

## SERIAL COMMUNICATION INTERRUPT

**TI** (**transfer interrupt**) is raised when the stop bit is transferred indicating that the SBUF register is ready to transfer the next byte

**RI** (**received interrupt**) is raised when the stop bit is received indicating that the received byte needs to be picked up before it is lost (overrun) by new incoming serial data

In the 8051 there is only one interrupt set aside for serial communication ,used for both sending and receiving data.

If the interrupt bit in the IE register (IE.4) is enabled, when RI or TI is raised the 8051 gets interrupted and jumps to memory location 0023H to execute the ISR

In that ISR we must examine the TI and RI flags to see which one caused the interrupt and respond accordingly.

| Solution: |                      |                |                               |
|-----------|----------------------|----------------|-------------------------------|
|           |                      |                |                               |
|           | ORG                  | 0              |                               |
|           | LJMP                 | MAIN           |                               |
|           | ORG                  | 23H            |                               |
|           | LJMP                 | SERIAL         | ;jump to serial interrupt ISR |
|           | ORG                  | 30H            |                               |
| MAIN:     | MOV                  | P1, #OFFH      | ; make Pl an input port       |
|           | MOV                  | THI #OFDU      | ;timer 1, mode 2(auto-reload) |
|           | MOV                  | SCON #50H      | 9600 baud rate                |
|           | MOV                  | IE, #10010000B | enable corial internabled     |
|           | SETB                 | TRI            | start timer 1                 |
| BACK:     | MOV                  | A, Pl          | read data from port 1         |
|           | MOV                  | SBUF, A        | give a copy to SPUP           |
|           | MOV                  | P2,A           | send it to P2                 |
|           | SJMP                 | BACK           | stay in loop indefinitely     |
|           |                      |                | indefinitely                  |
|           |                      | Serial Port    | ISR                           |
| PDTAT     | ORG                  | 100H           |                               |
| ERIAL:    | JB                   | TI, TRANS      | ; jump if TI is high          |
|           | MOV                  | A, SBUF        | ;otherwise due to receive     |
|           | DET                  | RI             | ; clear RI since CPU does not |
| ANS :     | CLP                  | <b>T</b> T     | ;return from ISR              |
|           | RETT                 | 11             | ; clear TI since CPU does not |
|           | the second site with |                | return from ICP               |

**Figure 5.3.4 Example for Serial Communication Interrupt** 

[Source: "The 8051Microcontroller and Embedded Systems: Using Assembly and C" by Mohamed Ali Mazidi, Janice Gillispie Mazidi, Rolin McKinlay, pg.no.334]

## TIMER INTERRUPTS

The timer flag (TF) is raised when the timer rolls over. In polling TF, we have to wait until the TF is raised. The microcontroller is tied down while waiting for TF to be raised, and cannot do anything else. If the timer interrupt in the IE register is enabled, whenever the timer rolls over, TF is raised. This avoids tying down the controller.

The microcontroller is interrupted in whatever it is doing, and jumps to the interrupt vector table to service the ISR.In this way, the microcontroller can do other task until it is notified that the timer has rolled over



| Write a prog<br>simultaneous<br>create the squ | gram that<br>by creat<br>uare way | it continuously<br>ing a square w<br>ve. Assume th | gets 8-bit data from P0 and sends it to P1 while<br>vave of 200 $\mu$ s period on pin P2.1. Use Timer 0 to<br>at XTAL = 11.0592 MHz. |
|------------------------------------------------|-----------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| Solution:                                      |                                   |                                                    |                                                                                                                                      |
| We will use                                    | Fimer 0                           | in mode 2 (au                                      | to-reload). TH0 = $100/1.085 \ \mu s = 92$ .                                                                                         |
| ;Upon wa<br>ed to Inte                         | ake-up<br>errupt<br>ORG           | go to main<br>Vector Tab<br>0000H                  | n, avoid using memory space ;allocat-<br>ole                                                                                         |
|                                                | LJMP                              | MAIN                                               | ;bypass interrupt vector table                                                                                                       |
| 1                                              |                                   |                                                    |                                                                                                                                      |
| ;ISR for                                       | c Time                            | r 0 to gene                                        | erate square wave                                                                                                                    |
|                                                | ORG                               | 000BH                                              | ;Timer 0 interrupt vector table                                                                                                      |
|                                                | CPL                               | P2.1                                               | ;toggle P2.1 pin                                                                                                                     |
|                                                | RETI                              |                                                    | ;return from ISR                                                                                                                     |
| ;                                              |                                   |                                                    |                                                                                                                                      |
| ;The mai                                       | in pro                            | gram for in                                        | nitialization                                                                                                                        |
|                                                | ORG                               | 0030H                                              | ;after vector table space                                                                                                            |
| MAIN:                                          | MOV                               | TMOD, #02H                                         | ;Timer 0, mode 2(auto-reload)                                                                                                        |
|                                                | MOV                               | PO, #OFFH                                          | ;make PO an input port                                                                                                               |
|                                                | MOV                               | THO, #-92                                          | ;TH0=A4H for -92                                                                                                                     |
|                                                | MOV                               | IE, #82H                                           | ;IE=10000010(bin) enable Timer 0                                                                                                     |
|                                                | SETB                              | TRO                                                | ;Start Timer 0                                                                                                                       |
| BACK:                                          | MOV                               | A.PO                                               | ;get data from PO                                                                                                                    |
| ALL P.                                         | MOV                               | P1,A                                               | ; issue it to Pl                                                                                                                     |
|                                                | SJMP                              | BACK                                               | ;keep doing it<br>;loop unless interrupted by TF0                                                                                    |
|                                                | END                               |                                                    |                                                                                                                                      |

**Figure 5.3.5 Example for Timer Interrupt** 

[Source: "The 8051Microcontroller and Embedded Systems: Using Assembly and C" by Mohamed Ali Mazidi, Janice Gillispie Mazidi, Rolin McKinlay, pg.no.323]

